# Pin configuration or connection diagrams for 7408, 7432,7404,7400,7402 and 7486

7408 AND gate



7432 OR gate



7400 NAND gate



7404 Hex Inverters



7486 Quad 2-input ExOR Gates







# Department of Computer Engineering

Prof. Dr. J. B. Patil (M. Tech., Ph.D., M.I.S.T.E.M.I.E.) Director Prof. Dr. Nitin N. Patil (M. Tech., Ph.D., L.M.I.S.T.E) H. O. D.

# **Laboratory Manual**

**Subject: -** Digital Electronics

Class: - S Y BTech Computer Engineering

**Semester - I** 

**Experiment No: - 01** 

Aim: - To study and verify the Truth Table of various Logic Gates using IC's and realize Boolean expressions using gates.

Theory: -

# Verification of basic gates:

#### 1) Basic Gates:

### 1) AND Gate:

Output of AND gate is HIGH or logic 1 only when it's both inputs are 1, otherwise its o/p is 0.

#### Truth Table:

| Α | A B Y= |   |
|---|--------|---|
| 0 | 0      | 0 |
| 0 | 1      | 0 |
| 1 | 0      | 0 |
| 1 | 1      | 1 |

### Logic Symbol:



#### 2) OR Gate:

Output of OR gate is LOW or logic 0 only when it's both inputs are 0, otherwise its o/p is 1.

#### Truth Table:

| Α | В | Y=A+B |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 1     |

# Logic Symbol:



#### 3) NOT Gate:

NOT gate has single i/p. o/p of NOT gate is inverse of its i/p .

#### Truth Table:

| Α | Y= A |
|---|------|
| 0 | 1    |
| 1 | 0    |

# Logic Symbol:



# 2) Universal Gates:

NAND & NOR are the universal gates because with the help of these gates we can implement all the gates. Also we can realize any Boolean expression with the same.

#### 1) NAND Gate:

Output of AND gate is LOW or logic 0 only when it's both inputs are 1, otherwise its o/p is 1.

# Truth Table:

| Α | В | Y=A.B |
|---|---|-------|
| 0 | 0 | 1     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 0     |

# Logic Symbol:



# 2) NOR Gate:

Output of NOR gate is LOW or logic 0 only when it's both inputs are 0, otherwise its o/p is 1.

### Truth Table:

| Α | В | Y=A+B |
|---|---|-------|
| 0 | 0 | 1     |
| 0 | 1 | 0     |
| 1 | 0 | 0     |
| 1 | 1 | 0     |

# Logic Symbol:



# 3) Special Gates:

# 1) XOR Gate:

Output of XOR gate is LOW or logic 0 only when it's both inputs are same, otherwise its o/p is 1.

# Logic Symbol:



# Truth Table:

| Α | В | Y=A OB |
|---|---|--------|
| 0 | 0 | 0      |
| 0 | 1 | 1      |
| 1 | 0 | 1      |
| 1 | 1 | 0      |

# 2) XNOR Gate:

Output of XNOR gate is LOW or logic 0 only when it's both inputs are different, otherwise it's o/p is 1.

# Truth Table:

| А | В | Y=A OB |
|---|---|--------|
| 0 | 0 | 1      |
| 0 | 1 | 0      |
| 1 | 0 | 0      |
| 1 | 1 | 1      |

# Logic Symbol:



# Verification of Demorgan's Law:

1. 
$$\overline{A + B} = \overline{A \cdot B}$$

Complement of Sum is equal to product of individual complements

| A o | 2 | A+B 02                | A+B |
|-----|---|-----------------------|-----|
|     |   | 3 04 1<br>5 06 2<br>3 | Ā·B |

| Α | В | Α | В | A + B | A + B | <b>A</b> . B |
|---|---|---|---|-------|-------|--------------|
| 0 | 0 | 1 | 1 | 0     | 1     | 1            |
| 0 | 1 | 1 | 0 | 1     | 0     | 0            |
| 1 | 0 | 0 | 1 | 1     | 0     | 0            |
| 1 | 1 | 0 | 0 | 1     | 0     | 0            |

$$\frac{\mathbf{A} \cdot \mathbf{B}}{\mathbf{A} \cdot \mathbf{B}} = \mathbf{A} + \mathbf{B}$$

Complement of product is equal to sum of individual complements



| Α | В | A | В | A·B | A·B | A+B |
|---|---|---|---|-----|-----|-----|
| 0 |   |   |   | 0   | 1   | 1   |
| 0 | 1 | 1 | 0 | 0   | 1   | 1   |
| 1 | 0 | 0 | 1 | 0   | 1   | 1   |
| 1 | 1 | 0 | 0 | 1   | 0   | 0   |

# Realization of Boolean expressions using gates:

$$(A+B) (\overline{A}+c) = Ac+\overline{A}B$$

$$LHS = (A+B) (\overline{A}+c)$$

$$= A\overline{A}+Ac+\overline{A}B+Bc$$

$$= O+Ac+\overline{A}B+Bc$$

$$= Ac+\overline{A}B+Bc$$

$$= Ac+\overline{A}B+Bc \cdot (1)$$

$$= Ac+\overline{A}B+Bc \cdot (A+\overline{A})$$

$$= Ac+\overline{A}B+Abc+\overline{A}Bc$$

$$= Ac+ABc+\overline{A}B+\overline{A}Bc$$

$$= Ac(1+B)+\overline{A}B(1+c)$$

$$= Ac+\overline{A}B$$

$$= RHJ$$

| Α | В | С | A | A + B | A + C | (A + B).(A + C) | AC | A B | AC+AB |
|---|---|---|---|-------|-------|-----------------|----|-----|-------|
| 0 | 0 | 0 | 1 | 0     | 1     | 0               | 0  | 0   | 0     |
| 0 | 0 | 1 | 1 | 0     | 1     | 0               | 0  | 0   | 0     |
| 0 | 1 | 0 | 1 | 1     | 1     | 1               | 0  | 1   | 1     |
| 0 | 1 | 1 | 1 | 1     | 1     | 1               | 0  | 1   | 1     |
| 1 | 0 | 0 | 0 | 1     | 0     | 0               | 0  | 0   | 0     |
| 1 | 0 | 1 | 0 | 1     | 1     | 1               | 1  | 0   | 1     |
| 1 | 1 | 0 | 0 | 1     | 0     | 0               | 0  | 0   | 0     |
| 1 | 1 | 1 | 0 | 1     | 1     | 1               | 1  | 0   | 1     |





# Department of Computer Engineering

Prof. Dr. J. B. Patil (M. Tech., Ph.D., M.I.S.T.E.M.I.E.) Director Prof. Dr. Nitin N. Patil (M. Tech., Ph.D., L.M.I.S.T.E) H. O. D.

# **Laboratory Manual**

**Subject: -** Digital Electronics

Class: - S Y BTech Computer Engineering Semester - I

**Experiment No: - 02** 

**Aim:** - To realize Basic Gates using Universal Gates.

Theory: -

Implementation of basic gates by using NAND gate:

#### **NAND Gate:**

Output of AND gate is LOW or logic 0 only when it's both inputs are 1, otherwise its output is 1.

#### **Truth Table:**

| A | В | Y= <b>A.</b> B |
|---|---|----------------|
| 0 | 0 | 1              |
| 0 | 1 | 1              |
| 1 | 0 | 1              |
| 1 | 1 | 0              |

#### **Logic Symbol:**



#### 1) NOT Gate:

NOT gate has single input. The output of NOT gate is inverse of its input.

| A | Y= A |
|---|------|
| 0 | 1    |
| 1 | 0    |

### **Implementation:**



### 2) AND Gate:

Output of AND gate is HIGH or logic 1 only when both of its inputs are 1, otherwise its output is 0.

### **Truth Table:**

| A |   | В | Y=A.B |
|---|---|---|-------|
|   | ) | 0 | 0     |
|   | ) | 1 | 0     |
| - | 1 | 0 | 0     |
| - | 1 | 1 | 1     |

# Implementation:



#### 3) OR Gate:

Output of OR gate is LOW or logic 0 only when it's both inputs are 0, otherwise its output is 1.

# Truth Table:

| A | В | Y=A+B |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 1     |

# Implementation:



# 4) XOR Gate:

Output of XOR gate is LOW or logic 0 only when it's both inputs are same, otherwise its o/p is 1.

### Truth Table:

| Α | В | Y=A O B        |
|---|---|----------------|
| 0 | 0 | 0              |
| 0 | 1 | 1 <sub>O</sub> |
| 1 | 0 | 1              |
| 1 | 1 | 0              |

# Implementation:



#### 5) XNOR Gate:

Output of XNOR gate is LOW or logic 0 only when it's both inputs are different, otherwise its output is 1.

| Α | В | Y=A OB |
|---|---|--------|
| 0 | 0 | 1      |
| 0 | 1 | 0      |
| 1 | 0 | 0      |
| 1 | 1 | 1      |

# Implementation:



# 6) NOR Gate:

Output of NOR gate is LOW or logic 0 only when it's both inputs are 0, otherwise its o/p is 1.

# Truth Table:

| Α | В | Y=A+B |
|---|---|-------|
| 0 | 0 | 1     |
| 0 | 1 | 0     |
| 1 | 0 | 0     |
| 1 | 1 | 0     |

# Implementation:



# Implementation of basic gates by using NOR gate:

#### **NOR Gate:**

Output of NOR gate is LOW or logic 0 only when it's both inputs are 0, otherwise its output is 1.

#### **Truth Table:**

**Logic Symbol:** 

| A | В | Y=A+B |
|---|---|-------|
| 0 | 0 | 1     |
| 0 | 1 | 0     |
| 1 | 0 | 0     |
| 1 | 1 | 0     |



#### 1) NOT Gate:

NOT gate has single input. The Output of NOT gate is inverse of its input.

#### **Truth Table:**

| A | <b>Y</b> = <b>A</b> |
|---|---------------------|
| 0 | 1                   |
| 1 | 0                   |

### **Implementation:**



#### 2) AND Gate:

Output of AND gate is HIGH or logic 1 only when it's both inputs are 1, otherwise its output is 0.

| A | В | Y=A.B |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 0     |
| 1 | 0 | 0     |
| 1 | 1 | 1     |

# **Implementation:**



#### 3) OR Gate:

Output of OR gate is LOW or logic 0 only when it's both inputs are 0, otherwise its output is 1.

#### **Truth Table:**

| A | В | Y=A+B |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 1     |

#### **Implementation:**



# 4) XOR Gate:

Output of XOR gate is LOW or logic 0 only when it's both inputs are same, otherwise its o/p is 1.

| Α | В | Y=AOB |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 0     |

**Implementation:** 



# 5) XNOR Gate:

Output of XNOR gate is LOW or logic 0 only when it's both inputs are different, otherwise its output is 1.

# Truth Table:

| Α | В | Y=A OB |
|---|---|--------|
| 0 | 0 | 1      |
| 0 | 1 | 0      |
| 1 | 0 | 0      |
| 1 | 1 | 1      |

# **Implementation:**



# 6) NAND Gate:

Output of AND gate is LOW or logic 0 only when it's both inputs are 1, otherwise its o/p is 1.

# Truth Table:

| Α | В | Y=A.B |
|---|---|-------|
| 0 | 0 | 1     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 0     |

# Implementation:





# **Department of Computer Engineering**

Prof. Dr. J. B. Patil (M. Tech., Ph.D., M.I.S.T.E.M.I.E.) Director Prof. Dr. Nitin N. Patil (M. Tech., Ph.D., L.M.I.S.T.E) H. O. D.

# **Laboratory Manual**

**Subject:** - Digital Electronics

Class: - S Y BTech Computer Engineering

Semester - I

**Experiment No: - 03** 

Aim: - To realize arithmetic circuits i) Half Adder ii) Full Adder iii) Half Subtractor iv) Full Subtractor.

Theory: -

### **Implementation of Half Adder:**

Half adder is a logic circuit used to perform addition of two single bit numbers.

#### **Truth Table:**

| A | В | Sum | Carry |
|---|---|-----|-------|
| 0 | 0 | 0   | 0     |
| 0 | 1 | 1   | 0     |
| 1 | 0 | 1   | 0     |
| 1 | 1 | 0   | 1     |

Kmap for Sum:





# **Implementation of Full Adder:**

Full adder is a logic circuit used to perform addition of multi bit numbers. To overcome over the drawback of half adder (which doesn't perform multibit addition) the full adder is used. It considers the previous carry i.e. carry generated from previous addition.

#### **Truth Table:**

| A | В |   | Sum | Carry |
|---|---|---|-----|-------|
|   |   | C |     |       |
| 0 | 0 | 0 | 0   | 0     |
| 0 | 0 | 1 | 1   | 0     |
| 0 | 1 | 0 | 1   | 0     |
| 0 | 1 | 1 | 0   | 1     |
| 1 | 0 | 0 | 1   | 0     |
| 1 | 0 | 1 | 0   | 1     |
| 1 | 1 | 0 | 0   | 1     |
| 1 | 1 | 1 | 1   | 1     |

A — FULL ADDER — COUT

**Kmap for Sum:** 

**Kmap for Carry:** 





Sum: ABC+ABC+ABC+ABC

Sum: A⊕B⊕C

carry = AB+AC+BC





# **Implementation of Half Substractor:**

Half subtractor is a logic circuit used to perform subtraction of two single bit numbers.

**Truth Table:** 

| A | В | Diff. | Borrow |
|---|---|-------|--------|
| 0 | 0 | 0     | 0      |
| 0 | 1 | 1     | 1      |
| 1 | 0 | 1     | 0      |
| 1 | 1 | 0     | 0      |

Kmap for Difference



Kmap for Borrow





# **Implementation of Full Substractor:**

Full Substractor is a logic circuit which performs subtraction of multibit numbers. To overcome over the drawback of half Substractor (which doesn't perform multibit subtraction) the full adder is used. It considers the previous borrow i.e. borrow generated from previous subtraction.

### **Truth Table:**

|   | ъ | С   | D:66       | D      |
|---|---|-----|------------|--------|
| A | В | · · | Difference | Dollow |
| 0 | 0 | 0   | 0          | 0      |
| 0 | 0 | 1   | 1          | 1      |
| 0 | 1 | 0   | 1          | 1      |
| 0 | 1 | 1   | 0          | 1      |
| 1 | 0 | 0   | 1          | 0      |
| 1 | 0 | 1   | 0          | 0      |
| 1 | 1 | 0   | 0          | 0      |
| 1 | 1 | 1   | 1          | 1      |



Kmap for Difference:

Kmap for Borrow:







# Department of Computer Engineering

Prof. Dr. J. B. Patil (M. Tech., Ph.D., M.I.S.T.E.M.I.E.) Director Prof. Dr. Nitin N. Patil (M. Tech., Ph.D., L.M.I.S.T.E) H. O. D.

# **Laboratory Manual**

**Subject:** - Digital Electronics

Class: - S Y BTech Computer Engineering

**Semester - I** 

**Experiment No: - 04** 

Aim: - To realize Binary to Gray Code and Gray to Binary Code Converter.

Theory: -

Binary to Gray Code Converter:

For E.g. Convert (1001)2 to Gray Code

Binary Code 1 0 0 1

+ + + +

Gray Code 1 1 0 1

| Dec |                |                |                |    |       |       |       |                | Dec |
|-----|----------------|----------------|----------------|----|-------|-------|-------|----------------|-----|
| No. | $\mathbf{B_0}$ | $\mathbf{B_1}$ | $\mathbf{B}_2$ | В3 | $G_0$ | $G_1$ | $G_2$ | G <sub>3</sub> | No. |
| 0   | 0              | 0              | 0              | 0  | 0     | 0     | 0     | 0              | 0   |
| 1   | 0              | 0              | 0              | 1  | 0     | 0     | 0     | 1              | 1   |
| 2   | 0              | 0              | 1              | 0  | 0     | 0     | 1     | 1              | 3   |
| 3   | 0              | 0              | 1              | 1  | 0     | 0     | 1     | 0              | 2   |
| 4   | 0              | 1              | 0              | 0  | 0     | 1     | 1     | 0              | 6   |
| 5   | 0              | 1              | 0              | 1  | 0     | 1     | 1     | 1              | 7   |
| 6   | 0              | 1              | 1              | 0  | 0     | 1     | 0     | 1              | 5   |
| 7   | 0              | 1              | 1              | 1  | 0     | 1     | 0     | 0              | 4   |
| 8   | 1              | 0              | 0              | 0  | 1     | 1     | 0     | 0              | 12  |
| 9   | 1              | 0              | 0              | 1  | 1     | 1     | 0     | 1              | 13  |
| 10  | 1              | 0              | 1              | 0  | 1     | 1     | 1     | 1              | 15  |
| 11  | 1              | 0              | 1              | 1  | 1     | 1     | 1     | 0              | 14  |
| 12  | 1              | 1              | 0              | 0  | 1     | 0     | 1     | 0              | 10  |
| 13  | 1              | 1              | 0              | 1  | 1     | 0     | 1     | 1              | 11  |
| 14  | 1              | 1              | 1              | 0  | 1     | 0     | 0     | 1              | 9   |
| 15  | 1              | 1              | 1              | 1  | 1     | 0     | 0     | 0              | 8   |





### **Gray to Binary Code Converter:**

For E.g. Convert (1110) Gray to Binary Code

Binary Code 1 0 1 1

| Dec |       |       |       |                |                |                |                |            |
|-----|-------|-------|-------|----------------|----------------|----------------|----------------|------------|
| No. | $G_0$ | $G_1$ | $G_2$ | G <sub>3</sub> | $\mathbf{B_0}$ | $\mathbf{B_1}$ | $\mathbf{B}_2$ | <b>B</b> 3 |
| 0   | 0     | 0     | 0     | 0              | 0              | 0              | 0              | 0          |
| 1   | 0     | 0     | 0     | 1              | 0              | 0              | 0              | 1          |
| 2   | 0     | 0     | 1     | 0              | 0              | 0              | 1              | 1          |
| 3   | 0     | 0     | 1     | 1              | 0              | 0              | 1              | 0          |
| 4   | 0     | 1     | 0     | 0              | 0              | 1              | 1              | 1          |
| 5   | 0     | 1     | 0     | 1              | 0              | 1              | 1              | 0          |
| 6   | 0     | 1     | 1     | 0              | 0              | 1              | 0              | 0          |
| 7   | 0     | 1     | 1     | 1              | 0              | 1              | 0              | 1          |
| 8   | 1     | 0     | 0     | 0              | 1              | 1              | 1              | 1          |
| 9   | 1     | 0     | 0     | 1              | 1              | 1              | 1              | 0          |
| 10  | 1     | 0     | 1     | 0              | 1              | 1              | 0              | 0          |
| 11  | 1     | 0     | 1     | 1              | 1              | 1              | 0              | 1          |
| 12  | 1     | 1     | 0     | 0              | 1              | 0              | 0              | 0          |
| 13  | 1     | 1     | 0     | 1              | 1              | 0              | 0              | 1          |
| 14  | 1     | 1     | 1     | 0              | 1              | 0              | 1              | 1          |
| 15  | 1     | 1     | 1     | 1              | 1              | 0              | 1              | 0          |





### Kmap for B<sub>2</sub>



#### Kmap for B<sub>3</sub>







# **Department of Computer Engineering**

Prof. Dr. J. B. Patil (M. Tech., Ph.D., M.I.S.T.E.M.I.E.) Director Prof. Dr. Nitin N. Patil (M. Tech., Ph.D., L.M.I.S.T.E) H. O. D.

# **Laboratory Manual**

**Subject:** - Digital Electronics

Class: - S Y BTech Computer Engineering

**Semester - I** 

**Experiment No: - 05** 

**Aim:** - To realize 1 bit and 2 bit comparator

Theory: -

1 bit Comparator:

**Truth Table:** 

| Inp | Input |      | Output |                    |  |  |
|-----|-------|------|--------|--------------------|--|--|
| A   | В     | Үл=в | YA>B   | YA <b< th=""></b<> |  |  |
| 0   | 0     | 1    | 0      | 0                  |  |  |
| 0   | 1     | 0    | 0      | 1                  |  |  |
| 1   | 0     | 0    | 1      | 0                  |  |  |
| 1   | 1     | 1    | 0      | 0                  |  |  |

### Kmap:





$$Y_{A=B} = \overline{A}\overline{B} + AB$$







1-bit magnitude comparator

# 2 bit Comparator:

|                | Inp            | outs           | Outputs        |     |     |                   |
|----------------|----------------|----------------|----------------|-----|-----|-------------------|
| A <sub>1</sub> | $\mathbf{A}_0$ | B <sub>1</sub> | $\mathbf{B}_0$ | A>B | A=B | A <b< th=""></b<> |
| 0              | 0              | 0              | 0              | 0   | 1   | 0                 |
| 0              | 0              | 0              | 1              | 0   | 0   | 1                 |
| 0              | 0              | 1              | 0              | 0   | 0   | 1                 |
| 0              | 0              | 1              | 1              | 0   | 0   | 1                 |
| 0              | 1              | 0              | 0              | 1   | 0   | 0                 |
| 0              | 1              | 0              | 1              | 0   | 1   | 0                 |
| 0              | 1              | 1              | 0              | 0   | 0   | 1                 |
| 0              | 1              | 1              | 1              | 0   | 0   | 1                 |
| 1              | 0              | 0              | 0              | 1   | 0   | 0                 |
| 1              | 0              | 0              | 1              | 1   | 0   | 0                 |
| 1              | 0              | 1              | 0              | 0   | 1   | 0                 |
| 1              | 0              | 1              | 1              | 0   | 0   | 1                 |
| 1              | 1              | 0              | 0              | 1   | 0   | 0                 |
| 1              | 1              | 0              | 1              | 1   | 0   | 0                 |
| 1              | 1              | 1              | 0              | 1   | 0   | 0                 |
| 1              | 1              | 1              | 1              | 0   | 1   | 0                 |



YACB= AI. BI + AI TOBO + AOBOBI

YA>B= AIBI+ AOBOBI+ AI BIBO

YA=B- AI AO BI BO + AI AO BI BO + AI AO BI BO + AI AO BI BO

- AI BI (AO BO+ AO BO) + AIBI (AOBO+ AO BO)
- AI BI (AOBO) + AIBI (AO BO)
- (A, OB). (A0 OB0)



Circuit diagram for Y A=B



# Circuit diagram for Y A)B



Circuit diagram for Y KB



# **Department of Computer Engineering**

Prof. Dr. J. B. Patil (M. Tech., Ph.D., M.I.S.T.E.M.I.E.) Director Prof. Dr. Nitin N. Patil (M. Tech., Ph.D., L.M.I.S.T.E) H. O. D.

# **Laboratory Manual**

**Subject: -** Digital Electronics

Class: - S Y BTech Computer Engineering Semester - I

**Experiment No: - 06** 

**Aim:** - To realize Parity Generator and Detector.

Theory: -

#### **Parity Generator and Checker:**

A Parity Generator is a combinational logic circuit that generates the parity bit in the transmitter. On the other hand, a circuit that checks the parity in the receiver is called Parity Checker. A combined circuit or device of parity generators and parity checkers are commonly used in digital systems to detect the single bit errors in the transmitted data.

#### **Even Parity and Odd Parity**

The sum of the data bits and parity bits can be even or odd. In even parity, the added parity bit will make the total number of 1s an even number, whereas in odd parity, the added parity bit will make the total number of 1s an odd number.

#### **Parity Generator**

It is combinational circuit that accepts an n-1 bit data and generates the additional bit that is to be transmitted with the bit stream. This additional or extra bit is called as a Parity Bit.

In even parity bit scheme, the parity bit is '0' if there are even number of 1s in the data stream and the parity bit is '1' if there are odd number of 1s in the data stream.

In odd parity bit scheme, the parity bit is '1' if there are even number of 1s in the data stream and the parity bit is '0' if there are odd number of 1s in the data stream. Let us discuss both even and odd parity generators.

#### **Even Parity Generator**

Let us assume that a 3-bit message is to be transmitted with an even parity bit. Let the three inputs A, B and C are applied to the circuit and output bit is the parity bit P. The total number of 1s must be even, to generate the even parity bit P.

The figure below shows the truth table of even parity generator in which 1 is placed as parity bit in order to make all 1s as even when the number of 1s in the truth table is odd.

#### **Truth Table:**

| 3- | bit messa | ge | Even parity bit generator (P) |
|----|-----------|----|-------------------------------|
| Α  | В         | С  | Y                             |
| 0  | 0         | 0  | 0                             |
| 0  | 0         | 1  | 1                             |
| 0  | 1         | 0  | 1                             |
| 0  | 1         | 1  | 0                             |
| 1  | 0         | 0  | 1                             |
| 1  | 0         | 1  | 0                             |
| 1  | 1         | 0  | 0                             |
| 1  | 1         | 1  | 1                             |

#### Kmap:



#### **Even Parity Detector (Checker)**

Consider that three input message along with even parity bit is generated at the transmitting end. These 4 bits are applied as input to the parity checker circuit, which checks the possibility of error on the data. Since the data is transmitted with even parity, four bits received at circuit must have an even number of 1s.

If any error occurs, the received message consists of odd number of 1s. The output of the parity checker is denoted by PEC (Parity Error Check).

The below table shows the truth table for the Even Parity Checker in which PEC = 1 if the error occurs, i.e., the four bits received have odd number of 1s and PEC = 0 if no error occurs, i.e., if the 4-bit message has even number of 1s.

| 4- | bit receive | ed messag |   |                       |
|----|-------------|-----------|---|-----------------------|
| A  | В           | C         | P | Parity error check Cp |
| 0  | 0           | 0         | 0 | 0                     |
| 0  | 0           | 0         | 1 | 1                     |
| 0  | 0           | 1         | 0 | 1                     |
| 0  | 0           | 1         | 1 | 0                     |
| 0  | 1           | 0         | 0 | 1                     |
| 0  | 1           | 0         | 1 | 0                     |
| 0  | 1           | 1         | 0 | 0                     |
| 0  | 1           | 1         | 1 | 1                     |
| 1  | 0           | 0         | 0 | 1                     |
| 1  | 0           | 0         | 1 | 0                     |
| 1  | 0           | 1         | 0 | 0                     |
| 1  | 0           | 1         | 1 | 1                     |
| 1  | 1           | 0         | 0 | 0                     |
| 1  | 1           | 0         | 1 | 1                     |
| 1  | 1           | 1         | 0 | 1                     |
| 1  | 1           | 1         | 1 | 0                     |

Kmap:



$$F = \overline{AB}(\overline{c}P + c\overline{P}) + \overline{AB}(\overline{c}\overline{P} + c\overline{P}) + \overline{AB}(\overline{c}\overline{P} + c\overline{P})$$

$$= \overline{AB}(c \oplus P) + \overline{AB}(\overline{c} \oplus P) + \overline{AB}(c \oplus P) + \overline{AB}(\overline{c} \oplus P)$$

$$= (c \oplus P)(\overline{AB} + \overline{AB}) + (c \oplus P)(\overline{AB} + \overline{AB})$$

$$= (c \oplus P)(\overline{AB} + \overline{AB}) + (c \oplus P)(\overline{AB} + \overline{AB})$$

$$= (c \oplus P)(\overline{AB} + \overline{CB}) + (c \oplus P)(\overline{AB} + \overline{CB})$$

$$= (c \oplus P)(\overline{AB} + \overline{CB}) + (c \oplus P)(\overline{AB} + \overline{CB})$$

$$= (c \oplus P)(\overline{AB} + \overline{CB}) + (c \oplus P)(\overline{AB} + \overline{CB})$$

$$= (c \oplus P)(\overline{AB} +$$



#### **Odd Parity Generator**

Let us consider that the 3-bit data is to be transmitted with an odd parity bit. The three inputs are A, B and C and P is the output parity bit. The total number of bits must be odd in order to generate the odd parity bit.

In the given truth table below, 1 is placed in the parity bit in order to make the total number of bits odd when the total number of 1s in the truth table is even.

#### **Truth Table:**

|   | 3-bit messa | ge | Odd parity bit generator (P) |
|---|-------------|----|------------------------------|
| Α | В           | С  | Υ                            |
| 0 | 0           | 0  | 1                            |
| 0 | 0           | 1  | 0                            |
| 0 | 1           | 0  | 0                            |
| 0 | 1           | 1  | 1                            |
| 1 | 0           | 0  | 0                            |
| 1 | 0           | 1  | 1                            |
| 1 | 1           | 0  | 1                            |
| 1 | 1           | 1  | 0                            |

#### Kmap:

$$\begin{array}{c|cccc}
\hline
C & 00 & 01 & 11 & 10 \\
\hline
0 & 0_0 & 2 & 0_6 & 4 \\
\hline
1 & 1 & 0_3 & 7 & 0_5
\end{array}$$

$$P = \overline{A} \overline{B} \overline{C} + \overline{A} B C + A B \overline{C} + \overline{A} B C$$

$$= \overline{A} (\overline{B} \overline{C} + B C) + B (A \overline{C} + \overline{A} C)$$

$$= \overline{A} (\overline{B} \oplus C) + A (B \oplus C)$$

$$P = \overline{A \oplus B \oplus C}$$



#### **Odd Parity Detector (Checker)**

Consider that a three bit message along with odd parity bit is transmitted at the transmitting end. Odd parity checker circuit receives these 4 bits and checks whether any error are present in the data.

If the total number of 1s in the data is odd, then it indicates no error, whereas if the total number of 1s is even then it indicates the error since the data is transmitted with odd parity at transmitting end.

The below figure shows the truth table for odd parity generator where PEC =1 if the 4-bit message received consists of even number of 1s (hence the error occurred) and PEC= 0 if the message contains odd number of 1s (that means no error).

#### **Truth Table:**

| 4-bit received message |   |   |   |                                   |
|------------------------|---|---|---|-----------------------------------|
| A                      | В | C | P | Parity error check C <sub>p</sub> |
| 0                      | 0 | 0 | 0 | 1                                 |
| 0                      | 0 | 0 | 1 | 0                                 |
| 0                      | 0 | 1 | 0 | 0                                 |
| 0                      | 0 | 1 | 1 | 1                                 |
| 0                      | 1 | 0 | 0 | 0                                 |
| 0                      | 1 | 0 | 1 | 1                                 |
| 0                      | 1 | 1 | 0 | 1                                 |
| 0                      | 1 | 1 | 1 | 0                                 |
| 1                      | 0 | 0 | 0 | 0                                 |
| 1                      | 0 | 0 | 1 | 1                                 |
| 1                      | 0 | 1 | 0 | 1                                 |
| 1                      | 0 | 1 | 1 | 0                                 |
| 1                      | 1 | 0 | 0 | 1                                 |
| 1                      | 1 | 0 | 1 | 0                                 |
| 1                      | 1 | 1 | 0 | 0                                 |
| 1                      | 1 | 1 | 1 | 1                                 |

#### Kmap:



F=
$$\overline{AB}(\overline{CP}+CP)+\overline{AB}(\overline{CP}+CP)+\overline{AB}(\overline{CP}+CP)+\overline{AB}(\overline{CP}+CP)$$

= $\overline{AB}(\overline{CPP})+\overline{AB}(\overline{CPP})+\overline{AB}(\overline{CPP})+\overline{AB}(\overline{CPP})$ 

= $\overline{(CPP)}(\overline{AB}+\overline{AB})+(\overline{CPP})(\overline{AB}+\overline{AB})$ 

= $\overline{(CPP)}(\overline{APB})+(\overline{CPP})(\overline{APB})$ 

= $\overline{CPP}(\overline{APB})+(\overline{CPP})(\overline{APB})$ 

= $\overline{CPP}(\overline{APB})+(\overline{CPP})(\overline{APB})$ 

= $\overline{CPP}(\overline{APB})+(\overline{CPP})(\overline{APB})$ 

= $\overline{CPP}(\overline{APB})+(\overline{CPP})(\overline{APB})$ 

= $\overline{CPP}(\overline{APB})+(\overline{CPP})(\overline{APB})$ 

= $\overline{CPP}(\overline{APB})+(\overline{CPP})(\overline{APB})$ 

= $\overline{CPP}(\overline{APB})$ 

= $\overline{CPP}(\overline{APB})$ 

### **Circuit Diagram:**





Prof. Dr. J. B. Patil (M. Tech., Ph.D., M.I.S.T.E.M.I.E.) Director Prof. Dr. Nitin N. Patil (M. Tech., Ph.D., L.M.I.S.T.E) H. O. D.

## **Laboratory Manual**

**Subject: -** Digital Electronics

Class: - S Y BTech Computer Engineering Semester - I

**Experiment No: - 07** 

Aim: - To study Multiplexer IC and realization of Full Adder using Multiplexer IC.

Theory: -

### **Verification of Multiplexer:**

Multiplexer is a combinational logic circuit that performs multiplexing; it selects one of many analog or digital input signals and forwards the selected input into a single line. A multiplexer of  $2^n$  inputs has n select bits, which are used to select which input line to send to the output. An electronic multiplexer makes it possible for several signals to share one device or resource.

#### **Truth Table:**

| Dec<br>No. | $\mathbf{S}_2$ | $S_1$ | So | $\mathbf{D}_0$ | $\mathbf{D}_1$ | $\mathbf{D}_2$ | $\mathbf{D}_3$ | $\mathbf{D}_4$ | $\mathbf{D}_5$ | $\mathbf{D}_6$ | $\mathbf{D}_7$ |
|------------|----------------|-------|----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
|            |                |       |    |                |                |                |                |                |                |                |                |
| 0          | 0              | 0     | 0  | 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
| 1          | 0              | 0     | 1  | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 0              |
| 2          | 0              | 1     | 0  | 0              | 0              | 1              | 0              | 0              | 0              | 0              | 0              |
| 3          | 0              | 1     | 1  | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0              |
| 4          | 1              | 0     | 0  | 0              | 0              | 0              | 0              | 1              | 0              | 0              | 0              |
| 5          | 1              | 0     | 1  | 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0              |
| 6          | 1              | 1     | 0  | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0              |
| 7          | 1              | 1     | 1  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1              |



General symbol for 8: 1 Mux



**Pin Configuration for IC 74151** 

 $D_0 - D_7$ : Input lines

S0 - S2: Select Lines

G or E: Strobe / Enable

Y / Y: Output Lines

### Realization of Full Adder using Multiplexer IC

### **Truth Table of Full Adder:**

|   | Inputs | Outputs         |     |       |
|---|--------|-----------------|-----|-------|
| Α | В      | C <sub>in</sub> | Sum | Carry |
| 0 | 0      | 0               | 0   | 0     |
| 0 | 0      | 1               | 1   | 0     |
| 0 | 1      | 0               | 1   | 0     |
| 0 | 1      | 1               | 0   | 1     |
| 1 | 0      | 0               | 1   | 0     |
| 1 | 0      | 1               | 0   | 1     |
| 1 | 1      | 0               | 0   | 1     |
| 1 | 1      | 1               | 1   | 1     |

Sum =  $\sum$  m (1, 2, 4, 7) and Carry =  $\sum$  m (3, 5, 6, 7)







Prof. Dr. J. B. Patil (M. Tech., Ph.D., M.I.S.T.E.M.I.E.) Director Prof. Dr. Nitin N. Patil (M. Tech., Ph.D., L.M.I.S.T.E) H. O. D.

## **Laboratory Manual**

**Subject: -** Digital Electronics

Class: - S Y BTech Computer Engineering Semester - I

**Experiment No: - 08** 

Aim: - To study Decoder IC and realization of Combinational Logic using Decoder IC.

Theory: -

### **Verification of Demultiplexer:**

A Demultiplexer (also known as a Demux or Data Distributor) is defined as a circuit that can distribute or deliver multiple outputs from a single input. ... The function of a Demultiplexer circuit essentially the reverse of the multiplexer.

#### **Truth Table:**

| Dec |    |    |   |   |   |   |        |
|-----|----|----|---|---|---|---|--------|
| No  | G1 | G2 | D | С | В | Α | Output |
| 0   | 0  | 0  | 0 | 0 | 0 | 0 | Y0     |
| 1   | 0  | 0  | 0 | 0 | 0 | 1 | Y1     |
| 2   | 0  | 0  | 0 | 0 | 1 | 0 | Y2     |
| 3   | 0  | 0  | 0 | 0 | 1 | 1 | Y3     |
| 4   | 0  | 0  | 0 | 1 | 0 | 0 | Y4     |
| 5   | 0  | 0  | 0 | 1 | 0 | 1 | Y5     |
| 6   | 0  | 0  | 0 | 1 | 1 | 0 | Y6     |
| 7   | 0  | 0  | 0 | 1 | 1 | 1 | Y7     |
| 8   | 0  | 0  | 0 | 0 | 0 | 0 | Y8     |
| 9   | 0  | 0  | 1 | 0 | 0 | 1 | Y9     |
| 10  | 0  | 0  | 1 | 0 | 1 | 0 | Y10    |
| 11  | 0  | 0  | 1 | 0 | 1 | 1 | Y11    |
| 12  | 0  | 0  | 1 | 1 | 0 | 0 | Y12    |
| 13  | 0  | 0  | 1 | 1 | 0 | 1 | Y13    |
| 14  | 0  | 0  | 1 | 1 | 1 | 0 | Y14    |
| 15  | 0  | 0  | 1 | 1 | 1 | 1 | Y15    |

### **General Symbol for 1:16 Demux:**



### Pin Configuration for IC 74154:



 $Y_0 - Y_{15}$ : Output lines A, B, C, D : Select Lines G : Strobe / Enable

Realization of Combinational Logic Circuit (Half Adder) using Decoder IC: Truth Table:

| Inp | uts | Outputs |       |  |  |
|-----|-----|---------|-------|--|--|
| A B |     | Sum     | Carry |  |  |
| 0   | 0   | 0       | 0     |  |  |
| 0   | 1   | 1       | 0     |  |  |
| 1   | 0   | 1       | 0     |  |  |
| 1   | 1   | 0       | 1     |  |  |

## **Implementation:**





Prof. Dr. J. B. Patil (M. Tech., Ph.D., M.I.S.T.E.M.I.E.) Director Prof. Dr. Nitin N. Patil (M. Tech., Ph.D., L.M.I.S.T.E) H. O. D.

## **Laboratory Manual**

**Subject: -** Digital Electronics

Class: - S Y BTech Computer Engineering Semester - I

**Experiment No: - 09** 

**Aim:** - To study of J-K Flip-Flop using IC.

Theory: -

#### Flip-Flop:

In electronics, a Flip-flop or Latch is a circuit that has two stable states and can be used to store 1 bit of information at a time.

#### **Types of Flip-Flop:**

- 1. S-R Flip Flop
- 2. J-K Flip Flop
- 3. D (Delay) Flip Flop

T (Toggle) Flip Flop

The **JK Flip Flop** is the most widely used flip flop. It is considered to be a universal flip-flop circuit. The sequential operation of the JK Flip Flop is the same as for the SR flip-flop with the same **SET** and **RESET** input.



## **Circuit Diagram:**



## **Truth Table:**

| CLK | J | K | Q | Q' | State     |
|-----|---|---|---|----|-----------|
| 1   | 0 | 0 | Q | Q' | No Change |
| 1   | 0 | 1 | 0 | 1  | Reset     |
| 1   | 0 | 0 | 1 | 0  | Set       |
| 1   | 0 | 1 | X | X  | Toggle    |

## **Function Table:**

|    |     | Out | puts |   |          |                  |
|----|-----|-----|------|---|----------|------------------|
| PR | CLR | CLK | J    | K | Q        | Q                |
| L  | Н   | X   | X    | X | Н        | L                |
| Н  | L   | X   | X    | X | L        | Н                |
| L  | L   | X   | X    | X | Н        | Н                |
|    |     |     |      |   | (Note 1) | (Note 1)         |
| Н  | Н   | л.  | L    | L | $Q_0$    | $\overline{Q}_0$ |
| Н  | Н   | -7- | Н    | L | Н        | L                |
| Н  | Н   | -7- | L    | Н | L        | Н                |
| Н  | Н   | 7   | Н    | Н | Toggle   |                  |

## **Pin Configuration for IC 7476:**





Prof. Dr. J. B. Patil (M. Tech., Ph.D., M.I.S.T.E.M.I.E.) Director Prof. Dr. Nitin N. Patil (M. Tech., Ph.D., L.M.I.S.T.E) H. O. D.

## **Laboratory Manual**

**Subject: -** Digital Electronics

Class: - S Y BTech Computer Engineering Semester - I

**Experiment No: - 10** 

Aim: - To realize BCD Mod 10 Counter.

Theory: -

Asynchronous Counters use flip-flops which are serially connected together so that the input clock pulse appears to ripple through the counter. An Asynchronous counter can have 2n-1 possible counting states.

Such counters are generally referred to as Decade Counters. A decade counter requires resetting to zero when the output count reaches the decimal value of 10, ie. when DCBA = 1010 and to do this we need to feed this condition back to the reset input. A counter with a count sequence from binary "0000" (BCD = "0") through to "1001" (BCD = "9") is generally referred to as a BCD binary-coded-decimal counter because its ten state sequence is that of a BCD code but binary decade counters are more common.

To make a digital counter which counts from 1 to 10, we need to have the counter count only the binary numbers 0000 to 1001. That is from 0 to 9 in decimal and fortunately for us, counting circuits are readily available as integrated circuits with one such circuit being the Asynchronous 74LS90 Decade Counter.

### **BCD Counter State Diagram:**

A decade counter counts in a sequence of ten and then returns back to zero after the count of nine. Obviously to count up to a binary value of nine, the counter must have at least four flip-flops within its chain to represent each decimal digit as shown.



Then a decade counter has four flip-flops and 16 potential states, of which only 10 are used.

#### 74LS90 BCD Counter



### **Truth Table:**



|    | Truth Table       |    |    |    |    |  |  |  |
|----|-------------------|----|----|----|----|--|--|--|
|    | count             | QD | Qc | QB | QA |  |  |  |
| 0  | [start]           | 0  | 0  | 0  | 0  |  |  |  |
| A  | 1                 | 0  | 0  | 0  | 1  |  |  |  |
|    | 2                 | 0  | 0  | 1  | 0  |  |  |  |
|    | 3                 | 0  | 0  | 1  | 1  |  |  |  |
|    | 4                 | 0  | 1  | 0  | 0  |  |  |  |
|    | 4<br>5<br>6       | 0  | 1  | 0  | 1  |  |  |  |
|    |                   | 0  | 1  | 1  | 0  |  |  |  |
|    | 7                 | 0  | 1  | 1  | 1  |  |  |  |
|    | 8                 | 1  | 0  | 0  | 0  |  |  |  |
|    | 9                 | 1  | 0  | 0  | 1  |  |  |  |
| 10 | 0 [new]<br>cycle] | 0  | 0  | 0  | 0  |  |  |  |

## Pin Configuration for IC 7490:



IC 7490 Pin Diagram